Skip to content

Commit 3721c63

Browse files
tpamborSasha Levin
authored and
Sasha Levin
committed
net: phy: dp83822: Fix RGMII TX delay configuration
[ Upstream commit c8a5c73 ] The logic for enabling the TX clock shift is inverse of enabling the RX clock shift. The TX clock shift is disabled when DP83822_TX_CLK_SHIFT is set. Correct the current behavior and always write the delay configuration to ensure consistent delay settings regardless of bootloader configuration. Reference: https://www.ti.com/lit/ds/symlink/dp83822i.pdf p. 69 Fixes: 8095295 ("net: phy: DP83822: Add setting the fixed internal delay") Signed-off-by: Tim Pambor <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Jakub Kicinski <[email protected]> Signed-off-by: Sasha Levin <[email protected]>
1 parent 6dda052 commit 3721c63

File tree

1 file changed

+20
-17
lines changed

1 file changed

+20
-17
lines changed

drivers/net/phy/dp83822.c

+20-17
Original file line numberDiff line numberDiff line change
@@ -380,7 +380,7 @@ static int dp83822_config_init(struct phy_device *phydev)
380380
{
381381
struct dp83822_private *dp83822 = phydev->priv;
382382
struct device *dev = &phydev->mdio.dev;
383-
int rgmii_delay;
383+
int rgmii_delay = 0;
384384
s32 rx_int_delay;
385385
s32 tx_int_delay;
386386
int err = 0;
@@ -390,30 +390,33 @@ static int dp83822_config_init(struct phy_device *phydev)
390390
rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
391391
true);
392392

393-
if (rx_int_delay <= 0)
394-
rgmii_delay = 0;
395-
else
396-
rgmii_delay = DP83822_RX_CLK_SHIFT;
393+
/* Set DP83822_RX_CLK_SHIFT to enable rx clk internal delay */
394+
if (rx_int_delay > 0)
395+
rgmii_delay |= DP83822_RX_CLK_SHIFT;
397396

398397
tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
399398
false);
399+
400+
/* Set DP83822_TX_CLK_SHIFT to disable tx clk internal delay */
400401
if (tx_int_delay <= 0)
401-
rgmii_delay &= ~DP83822_TX_CLK_SHIFT;
402-
else
403402
rgmii_delay |= DP83822_TX_CLK_SHIFT;
404403

405-
if (rgmii_delay) {
406-
err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
407-
MII_DP83822_RCSR, rgmii_delay);
408-
if (err)
409-
return err;
410-
}
404+
err = phy_modify_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
405+
DP83822_RX_CLK_SHIFT | DP83822_TX_CLK_SHIFT, rgmii_delay);
406+
if (err)
407+
return err;
408+
409+
err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
410+
MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
411411

412-
phy_set_bits_mmd(phydev, DP83822_DEVADDR,
413-
MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
412+
if (err)
413+
return err;
414414
} else {
415-
phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
416-
MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
415+
err = phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
416+
MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
417+
418+
if (err)
419+
return err;
417420
}
418421

419422
if (dp83822->fx_enabled) {

0 commit comments

Comments
 (0)